# 32-Channel Serial To Parallel Converter With Open Drain Outputs

### **Ordering Information**

|        |                                              |                                        | Package                                | Options                          |         |
|--------|----------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------|---------|
| Device | Recommended<br>Operating V <sub>PP</sub> max | 44 J-Lead Quad<br>Ceramic Chip Carrier | 44 J-Lead Quad<br>Plastic Chip Carrier | 44 Lead Quad<br>Plastic Gullwing | Die     |
| HV5522 | 220V                                         | HV5522DJ                               | HV5522PJ                               | HV5522PG                         | HV5522X |
| HV5530 | 300V                                         | HV5530DJ                               | HV5530PJ                               | HV5530PG                         | HV5530X |
| HV5622 | 220V                                         | HV5622DJ                               | HV5622PJ                               | HV5622PG                         | HV5622X |
| HV5630 | 300V                                         | HV5630DJ                               | HV5630PJ                               | HV5630PG                         | HV5630X |

### **Features**

- Processed with HVCMOS® technology
- Sink current minimum 100mA
- Shift register speed 8MHz
- Polarity and Blanking inputs
- CMOS compatible inputs
- ☐ Forward and reverse shifting options
- □ Diode to V<sub>PP</sub> allows efficient power recovery
- 44-lead ceramic surface mount package
- Hi-Rel processing available

### **Absolute Maximum Ratings**

| Supply voltage, V <sub>DD</sub> <sup>1</sup>     | -0.5V to              |         |                               |  |  |  |
|--------------------------------------------------|-----------------------|---------|-------------------------------|--|--|--|
| Output voltage, V <sub>PP</sub> <sup>1</sup>     | HV5530/               | HV5630  | -0.5V to +315V                |  |  |  |
|                                                  | HV5522/               | HV5622  | -0.5V to +230V                |  |  |  |
| Logic input levels <sup>1</sup>                  |                       | -0      | .5V to V <sub>DD</sub> + 0.5V |  |  |  |
| Ground current <sup>2</sup>                      |                       |         | 1.5A                          |  |  |  |
| Continuous total power dis                       | sipation <sup>3</sup> | Ceramic | 1500mW                        |  |  |  |
|                                                  |                       | Plastic | 1200mW                        |  |  |  |
| Operating temperature ran                        | ge                    | Ceramic | -55°C to +125°C               |  |  |  |
|                                                  |                       | Plastic | -40°C to +85°C                |  |  |  |
| Storage temperature range                        | )                     |         | -65°C to +150°C               |  |  |  |
| Lead temperature 1.6mm (from case for 10 seconds | 1/16 inch             | )       | 260°C                         |  |  |  |
|                                                  |                       |         |                               |  |  |  |

#### Notes:

- 1. All voltages are referenced to  $V_{SS}$ .
- 2. Duty cycle is limited by the total power dissipated in the package.
- For operation above 25°C ambient derate linearly to maximum operating temperature at 20°C for plastic and at 15mW/°C for ceramic.

### **General Description**

The HV55 and HV56 are low-voltage serial to high-voltage parallel converters with open drain outputs. These devices have been designed for use as drivers for AC-electroluminescent displays. They can also be used in any application requiring multiple output high voltage current sinking capabilities such as driving inkjet and electrostatic print heads, plasma panels, vacuum fluorescent, or large matrix LCD displays.

These devices consist of a 32-bit shift register, 32 latches, and control logic to perform the polarity select and blanking of the outputs. Data is shifted through the shift register on the high to low transition of the clock. The HV55 shifts in the counterclockwise direction when viewed from the top of the package, and the HV56 shifts in the clockwise direction. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register. Operation of the shift register is not affected by the  $\overline{\text{LE}}$  (latch enable),  $\overline{\text{BL}}$  (blanking), or the  $\overline{\text{POL}}$  (polarity) inputs. Transfer of data from the shift register to the latch occurs when the  $\overline{\text{LE}}$  (latch enable) input is high. The data in the latch is stored when  $\overline{\text{LE}}$  is low.

### Electrical Characteristics (over recommended operating conditions unless noted)

### **DC Characteristics**

| Symbol              | Parameter                                |                   | Min                    | Max  | Units                                | Conditions                         |
|---------------------|------------------------------------------|-------------------|------------------------|------|--------------------------------------|------------------------------------|
| I <sub>DD</sub>     | V <sub>DD</sub> supply current           |                   |                        | 15   | mA                                   | $f_{CLK} = 8MHz$ $F_{DATA} = 4MHz$ |
| I <sub>DDQ</sub>    | Quiescent V <sub>DD</sub> supply current |                   | 100                    | μΑ   | $V_{IN} = 0V$                        |                                    |
| I <sub>O(OFF)</sub> | Off state output current                 |                   | 10                     | μΑ   | All outputs high<br>All SWS parallel |                                    |
| I <sub>IH</sub>     | High-level logic input current           |                   |                        | 1    | μΑ                                   | $V_{IH} = V_{DD}$                  |
| I <sub>IL</sub>     | Low-level logic input current            |                   |                        | -1   | μΑ                                   | V <sub>IL</sub> = 0V               |
| V <sub>OH</sub>     | High-level output data out               |                   | V <sub>DD</sub> - 1.0V |      | V                                    | $I_{Dout} = -100 \mu A$            |
| V <sub>OL</sub>     | Low-level output voltage                 | HV <sub>OUT</sub> |                        | 15.0 | V                                    | I <sub>HVout</sub> = +100mA        |
| OL                  | Low level output voltage                 | Data out          |                        | 1.0  | ٧                                    | $I_{Dout} = +100 \mu A$            |
| V <sub>OC</sub>     | HV <sub>OUT</sub> clamp voltage          |                   |                        | -1.5 | V                                    | I <sub>OL</sub> = -100mA           |

# AC Characteristics ( $V_{DD} = 12V$ , $T_{C} = 25^{\circ}C$ )

| Symbol           | Parameter                                   | Min | Max | Units | Conditions                       |
|------------------|---------------------------------------------|-----|-----|-------|----------------------------------|
| f <sub>CLK</sub> | Clock frequency                             |     | 8   | MHz   |                                  |
| t <sub>W</sub>   | Clock width high or low                     | 62  |     | ns    |                                  |
| t <sub>SU</sub>  | Data set-up time before clock falls         | 25  |     | ns    |                                  |
| t <sub>H</sub>   | Data hold time after clock falls            | 10  |     | ns    |                                  |
| t <sub>ON</sub>  | Turn on time, HV <sub>OUT</sub> from enable |     | 500 | ns    | $R_L = 2K\Omega$ to $V_{PP}$ MAX |
| t <sub>DHL</sub> | Delay time clock to data high to low        |     | 100 | ns    | C <sub>L</sub> = 15pF            |
| t <sub>DLH</sub> | Delay time clock to data low to high        |     | 100 | ns    | C <sub>L</sub> = 15pF            |
| t <sub>DLE</sub> | Delay time clock to LE low to high          | 50  |     | ns    |                                  |
| t <sub>WLE</sub> | Width of LE pulse                           | 50  |     | ns    |                                  |
| t <sub>SLE</sub> | LE set-up time before clock falls           | 50  |     | ns    |                                  |

# **Recommended Operating Conditions**

| Symbol            | Paramete                       | Min                                   | Max             | Units |     |  |  |
|-------------------|--------------------------------|---------------------------------------|-----------------|-------|-----|--|--|
| V <sub>DD</sub>   | Logic supply voltage           | Logic supply voltage                  |                 |       |     |  |  |
| HV <sub>OUT</sub> | High voltage output            | High voltage output HV5530 and HV5630 |                 | +300  | V   |  |  |
|                   |                                | HV5522 and HV5622                     | -0.3            | +220  | V   |  |  |
| V <sub>IH</sub>   | High-level input voltage       | V <sub>DD</sub> - 2V                  | V <sub>DD</sub> | V     |     |  |  |
| V <sub>IL</sub>   | Low-level input voltage        |                                       | 0               | 2.0   | V   |  |  |
| f <sub>CLK</sub>  | Clock frequency                |                                       |                 | 8     | MHz |  |  |
| T <sub>A</sub>    | Operating free-air temperature | Plastic                               | -40             | +85   | °C  |  |  |
|                   |                                | -55                                   | +125            | °C    |     |  |  |

#### Note:

Power-up sequence should be the following:

- 1. Connect ground.
- 2. Apply V<sub>DD</sub>.
- 3. Set all inputs to a known state.

Power-down sequence should be the reverse of the above.

# **Input and Output Equivalent Circuits**



# **Switching Waveforms**



# **Functional Block Diagram**



### **Function Table**

|             |        |          | Inputs |    | Outputs |                        |                         |            |  |  |
|-------------|--------|----------|--------|----|---------|------------------------|-------------------------|------------|--|--|
| Function    | Data   | CLK      | Ī.E    | BL | POL     | <b>Shift Reg</b> 1 232 | <b>HV Outputs</b> 1 232 | Data Out * |  |  |
| All on      | Х      | Х        | Х      | L  | L       | * **                   | On OnOn                 | *          |  |  |
| All off     | X      | Х        | Х      | L  | Н       | * * *                  | Off OffOff              | *          |  |  |
| Invert mode | Х      | Х        | L      | Н  | L       | * **                   | * ***                   | *          |  |  |
| Load S/R    | H or L | <b>↓</b> | L      | Н  | Н       | H or L **              | * * *                   | *          |  |  |
| Load        | Х      | H or L   | 1      | Н  | Н       | * * *                  | * * *                   | *          |  |  |
| Latches     | Х      | H or L   | 1      | Н  | L       | * **                   | * * * *                 | *          |  |  |
| Transparent | L      | <b>↓</b> | Н      | Н  | Н       | L **                   | Off **                  | *          |  |  |
| Latch mode  | Н      | <b>↓</b> | Н      | Н  | Н       | H **                   | On **                   | *          |  |  |

#### Notes:

 $H = high \ level, \ L = low \ level, \ X = irrelevant, \ \downarrow = high-to-low \ transition, \ \uparrow = low-to-high \ transistion.$ 

<sup>\* =</sup> dependent on previous stage's state before the last CLK  $\downarrow$  or last  $\overline{\text{LE}}$  high.

# **Pin Configurations**

### HV55

#### HV55 44 Pin J-Lead Package

| Pin | Function             | Pin | Function             |
|-----|----------------------|-----|----------------------|
| 1   | HV <sub>OUT</sub> 16 | 23  | Clock                |
| 2   | HV <sub>OUT</sub> 17 | 24  | $V_{SS}$             |
| 3   | HV <sub>OUT</sub> 18 | 25  | $V_{DD}$             |
| 4   | HV <sub>OUT</sub> 19 | 26  | Latch Enable         |
| 5   | HV <sub>OUT</sub> 20 | 27  | Data In              |
| 6   | HV <sub>OUT</sub> 21 | 28  | Blanking             |
| 7   | HV <sub>OUT</sub> 22 | 29  | N/C                  |
| 8   | HV <sub>OUT</sub> 23 | 30  | HV <sub>OUT</sub> 1  |
| 9   | HV <sub>OUT</sub> 24 | 31  | HV <sub>OUT</sub> 2  |
| 10  | HV <sub>OUT</sub> 25 | 32  | HV <sub>OUT</sub> 3  |
| 11  | HV <sub>OUT</sub> 26 | 33  | HV <sub>OUT</sub> 4  |
| 12  | HV <sub>OUT</sub> 27 | 34  | HV <sub>OUT</sub> 5  |
| 13  | HV <sub>OUT</sub> 28 | 35  | HV <sub>OUT</sub> 6  |
| 14  | HV <sub>OUT</sub> 29 | 36  | HV <sub>OUT</sub> 7  |
| 15  | HV <sub>OUT</sub> 30 | 37  | HV <sub>OUT</sub> 8  |
| 16  | HV <sub>OUT</sub> 31 | 38  | HV <sub>OUT</sub> 9  |
| 17  | HV <sub>OUT</sub> 32 | 39  | HV <sub>OUT</sub> 10 |
| 18  | Data Out             | 40  | HV <sub>OUT</sub> 11 |
| 19  | N/C                  | 41  | HV <sub>OUT</sub> 12 |
| 20  | N/C                  | 42  | HV <sub>OUT</sub> 13 |
| 21  | N/C                  | 43  | HV <sub>OUT</sub> 14 |
| 22  | Polarity             | 44  | HV <sub>OUT</sub> 15 |
|     |                      |     |                      |

# **Package Outline**



top view
44-pin J-Lead Package

#### HV56 44 Pin J-Lead Package

| Pin | Function             | Pin | Function             |
|-----|----------------------|-----|----------------------|
| 1   | HV <sub>OUT</sub> 17 | 23  | Clock                |
| 2   | HV <sub>OUT</sub> 16 | 24  | $V_{SS}$             |
| 3   | HV <sub>OUT</sub> 15 | 25  | $V_{DD}$             |
| 4   | HV <sub>OUT</sub> 14 | 26  | Latch Enable         |
| 5   | HV <sub>OUT</sub> 13 | 27  | Data In              |
| 6   | HV <sub>OUT</sub> 12 | 28  | Blanking             |
| 7   | HV <sub>OUT</sub> 11 | 29  | N/C                  |
| 8   | HV <sub>OUT</sub> 10 | 30  | HV <sub>OUT</sub> 32 |
| 9   | HV <sub>OUT</sub> 9  | 31  | HV <sub>OUT</sub> 31 |
| 10  | HV <sub>OUT</sub> 8  | 32  | HV <sub>OUT</sub> 30 |
| 11  | HV <sub>OUT</sub> 7  | 33  | HV <sub>OUT</sub> 29 |
| 12  | HV <sub>OUT</sub> 6  | 34  | HV <sub>OUT</sub> 28 |
| 13  | HV <sub>OUT</sub> 5  | 35  | HV <sub>OUT</sub> 27 |
| 14  | HV <sub>OUT</sub> 4  | 36  | HV <sub>OUT</sub> 26 |
| 15  | HV <sub>OUT</sub> 3  | 37  | HV <sub>OUT</sub> 25 |
| 16  | HV <sub>OUT</sub> 2  | 38  | HV <sub>OUT</sub> 24 |
| 17  | HV <sub>OUT</sub> 1  | 39  | HV <sub>OUT</sub> 23 |
| 18  | Data Out             | 40  | HV <sub>OUT</sub> 22 |
| 19  | N/C                  | 41  | HV <sub>OUT</sub> 21 |
| 20  | N/C                  | 42  | HV <sub>OUT</sub> 20 |
| 21  | N/C                  | 43  | HV <sub>OUT</sub> 19 |
| 22  | Polarity             | 44  | HV <sub>OUT</sub> 18 |
|     |                      |     |                      |

# **Pin Configurations**

#### HV55

#### 44-Pin Quad Plastic Gullwing Package

| Pin | Function             | Pin | Function             |
|-----|----------------------|-----|----------------------|
| 1   | HV <sub>OUT</sub> 11 | 23  | Data Out             |
| 2   | HV <sub>OUT</sub> 12 | 24  | N/C                  |
| 3   | HV <sub>OUT</sub> 13 | 25  | N/C                  |
| 4   | HV <sub>OUT</sub> 14 | 26  | N/C                  |
| 5   | HV <sub>OUT</sub> 15 | 27  | Polarity             |
| 6   | HV <sub>OUT</sub> 16 | 28  | Clock                |
| 7   | HV <sub>OUT</sub> 17 | 29  | $V_{SS}$             |
| 8   | HV <sub>OUT</sub> 18 | 30  | $V_{DD}$             |
| 9   | HV <sub>OUT</sub> 19 | 31  | Latch Enable         |
| 10  | HV <sub>OUT</sub> 20 | 32  | Data In              |
| 11  | HV <sub>OUT</sub> 21 | 33  | Blanking             |
| 12  | HV <sub>OUT</sub> 22 | 34  | N/C                  |
| 13  | HV <sub>OUT</sub> 23 | 35  | HV <sub>OUT</sub> 1  |
| 14  | HV <sub>OUT</sub> 24 | 36  | HV <sub>OUT</sub> 2  |
| 15  | HV <sub>OUT</sub> 25 | 37  | HV <sub>OUT</sub> 3  |
| 16  | HV <sub>OUT</sub> 26 | 38  | HV <sub>OUT</sub> 4  |
| 17  | HV <sub>OUT</sub> 27 | 39  | HV <sub>OUT</sub> 5  |
| 18  | HV <sub>OUT</sub> 28 | 40  | HV <sub>OUT</sub> 6  |
| 19  | HV <sub>OUT</sub> 29 | 41  | HV <sub>OUT</sub> 7  |
| 20  | HV <sub>OUT</sub> 30 | 42  | HV <sub>OUT</sub> 8  |
| 21  | HV <sub>OUT</sub> 31 | 43  | HV <sub>OUT</sub> 9  |
| 22  | HV <sub>OUT</sub> 32 | 44  | HV <sub>OUT</sub> 10 |

# **Package Outline**



**HV56** 

#### 44-Pin Quad Plastic Gullwing Package

| Pin | Function             | Pin | Function             |
|-----|----------------------|-----|----------------------|
| 1   | HV <sub>OUT</sub> 22 | 23  | Data Out             |
| 2   | HV <sub>OUT</sub> 21 | 24  | N/C                  |
| 3   | HV <sub>OUT</sub> 20 | 25  | N/C                  |
| 4   | HV <sub>OUT</sub> 19 | 26  | N/C                  |
| 5   | HV <sub>OUT</sub> 18 | 27  | Polarity             |
| 6   | HV <sub>OUT</sub> 17 | 28  | Clock                |
| 7   | HV <sub>OUT</sub> 16 | 29  | $V_{SS}$             |
| 8   | HV <sub>OUT</sub> 15 | 30  | $V_{DD}$             |
| 9   | HV <sub>OUT</sub> 14 | 31  | Latch Enable         |
| 10  | HV <sub>OUT</sub> 13 | 32  | Data In              |
| 11  | HV <sub>OUT</sub> 12 | 33  | Blanking             |
| 12  | HV <sub>OUT</sub> 11 | 34  | N/C                  |
| 13  | HV <sub>OUT</sub> 10 | 35  | HV <sub>OUT</sub> 32 |
| 14  | HV <sub>OUT</sub> 9  | 36  | HV <sub>OUT</sub> 31 |
| 15  | HV <sub>OUT</sub> 8  | 37  | HV <sub>OUT</sub> 30 |
| 16  | HV <sub>OUT</sub> 7  | 38  | HV <sub>OUT</sub> 29 |
| 17  | HV <sub>OUT</sub> 6  | 39  | HV <sub>OUT</sub> 28 |
| 18  | HV <sub>OUT</sub> 5  | 40  | HV <sub>OUT</sub> 27 |
| 19  | HV <sub>OUT</sub> 4  | 41  | HV <sub>OUT</sub> 26 |
| 20  | HV <sub>OUT</sub> 3  | 42  | HV <sub>OUT</sub> 25 |
| 21  | HV <sub>OUT</sub> 2  | 43  | HV <sub>OUT</sub> 24 |
| 22  | HV <sub>OUT</sub> 1  | 44  | HV <sub>OUT</sub> 23 |

### 44-Lead PLCC Package Outline (PJ)

.653x.653in body, .180in height (max.), .050in pitch



#### Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier may be either a mold, or an embedded metal or marked feature. 2. Exact shape of this feature is optional.

| Symbol             |     | Α    | A1   | A2   | b    | b1   | D    | D1   | E    | E1   | е           |
|--------------------|-----|------|------|------|------|------|------|------|------|------|-------------|
| Dimension (inches) | MIN | .165 | .090 | .062 | .013 | .026 | .685 | .650 | .685 | .650 | 050         |
|                    | NOM | .172 | .105 | -    | -    | -    | .690 | .653 | .690 | .653 | .050<br>BSC |
|                    | MAX | .180 | .120 | .083 | .021 | .036 | .695 | .656 | .695 | .656 |             |

JEDEC Registration MS-018, Variation AC, Issue A, June, 1993. Drawings are not to scale.

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell its products for use in such applications, unless it receives an adequate "product liability indemnification insurance agreement". Supertex does not assume responsibility for use of devices described and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions or inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications, refer to the **Supertex** website: http://www.supertex.com.

©2007 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.

View B

Doc. #: DSPD-44PLCCPJ

### 44-Lead PQFP Package Outline (PG)







Note 1: A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier may be either a mold, or an embedded metal or marked feature.

| Symb           | ol  | Α    | A1   | A2   | b    | D     | D1    | E     | E1    | е           | L    | L1          | L2          | θ    | θ1  |
|----------------|-----|------|------|------|------|-------|-------|-------|-------|-------------|------|-------------|-------------|------|-----|
| D:             | MIN | -    | 0.25 | 1.95 | 0.30 | 13.65 | 9.80  | 13.65 | 9.80  |             | 0.73 | 1.95<br>REF | 0.25<br>BSC | 3.5° | 5°  |
| Dimension (mm) | NOM | -    | -    | 2.00 | -    | 13.90 | 10.00 | 13.90 | 10.00 | 0.80<br>BSC | 0.88 |             |             | -    | -   |
| (11111)        | MAX | 2.45 | -    | 2.10 | 0.45 | 14.15 | 10.20 | 14.15 | 10.20 | 500         | 1.03 | 11          | Воо         | 7°   | 16° |

JEDEC Registration M0-112, Variation AA-2, Issue B, Sep.1995.

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell its products for use in such applications, unless it receives an adequate "product liability indemnification insurance agreement". Supertex does not assume responsibility for use of devices described and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions or inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications, refer to the **Supertex** website: http://www.supertex.com.

©2007 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.

Doc. #: DSPD-44PQFPPG